9e6faf4456d8ea422957962f432a6df048a08a09
				
			
			
		
	The VCCPLL line is extraordinarily sensitive to voltage rise times, and appears to cause the FPGA to go into latchup very very easily. As a result, the VCCPLL regulator burns all 250 mA of its budget constantly, as the FPGA shunts VCCPLL to GND. This would be ideal during an ESD event, but not ideal during normal operations. Indicate the VCCPLL Regulator approach is DNP, and that the VCCPLL Filter Network is preferred. Mostly because the regulator doesn't work at all. Signed-off-by: Sean Cross <sean@xobs.io>
Tomu FPGA
An FPGA in your USB port!
Hardware
The hardware design files are all in the hardware/ directory. They were designed using KiCad 5.0.
Description
				
					Languages
				
				
								
								
									Gerber Image
								
								70.6%
							
						
							
								
								
									KiCad Layout
								
								25.5%
							
						
							
								
								
									KiCad Schematic
								
								3.3%
							
						
							
								
								
									CSV
								
								0.6%