able to build
This commit is contained in:
		
							
								
								
									
										578
									
								
								nRF5_SDK_11.0.0_89a8197/components/device/nrf51_to_nrf52840.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										578
									
								
								nRF5_SDK_11.0.0_89a8197/components/device/nrf51_to_nrf52840.h
									
									
									
									
									
										Normal file
									
								
							@@ -0,0 +1,578 @@
 | 
			
		||||
/*
 | 
			
		||||
 | 
			
		||||
Copyright (c) 2010 - 2017, Nordic Semiconductor ASA
 | 
			
		||||
 | 
			
		||||
All rights reserved.
 | 
			
		||||
 | 
			
		||||
Redistribution and use in source and binary forms, with or without modification,
 | 
			
		||||
are permitted provided that the following conditions are met:
 | 
			
		||||
 | 
			
		||||
1. Redistributions of source code must retain the above copyright notice, this
 | 
			
		||||
   list of conditions and the following disclaimer.
 | 
			
		||||
 | 
			
		||||
2. Redistributions in binary form, except as embedded into a Nordic
 | 
			
		||||
   Semiconductor ASA integrated circuit in a product or a software update for
 | 
			
		||||
   such product, must reproduce the above copyright notice, this list of
 | 
			
		||||
   conditions and the following disclaimer in the documentation and/or other
 | 
			
		||||
   materials provided with the distribution.
 | 
			
		||||
 | 
			
		||||
3. Neither the name of Nordic Semiconductor ASA nor the names of its
 | 
			
		||||
   contributors may be used to endorse or promote products derived from this
 | 
			
		||||
   software without specific prior written permission.
 | 
			
		||||
 | 
			
		||||
4. This software, with or without modification, must only be used with a
 | 
			
		||||
   Nordic Semiconductor ASA integrated circuit.
 | 
			
		||||
 | 
			
		||||
5. Any software provided in binary form under this license must not be reverse
 | 
			
		||||
   engineered, decompiled, modified and/or disassembled.
 | 
			
		||||
 | 
			
		||||
THIS SOFTWARE IS PROVIDED BY NORDIC SEMICONDUCTOR ASA "AS IS" AND ANY EXPRESS
 | 
			
		||||
OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
 | 
			
		||||
OF MERCHANTABILITY, NONINFRINGEMENT, AND FITNESS FOR A PARTICULAR PURPOSE ARE
 | 
			
		||||
DISCLAIMED. IN NO EVENT SHALL NORDIC SEMICONDUCTOR ASA OR CONTRIBUTORS BE
 | 
			
		||||
LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 | 
			
		||||
CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
 | 
			
		||||
GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
 | 
			
		||||
HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
 | 
			
		||||
LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
 | 
			
		||||
OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 | 
			
		||||
 | 
			
		||||
*/
 | 
			
		||||
 | 
			
		||||
#ifndef NRF51_TO_NRF52840_H
 | 
			
		||||
#define NRF51_TO_NRF52840_H
 | 
			
		||||
 | 
			
		||||
/*lint ++flb "Enter library region */
 | 
			
		||||
 | 
			
		||||
/* This file is given to prevent your SW from not compiling with the name changes between nRF51 and nRF52840 devices.
 | 
			
		||||
 * It redefines the old nRF51 names into the new ones as long as the functionality is still supported. If the
 | 
			
		||||
 * functionality is gone, there old names are not defined, so compilation will fail. Note that also includes macros
 | 
			
		||||
 * from the nrf51_deprecated.h file. */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/* IRQ */
 | 
			
		||||
/* Several peripherals have been added to several indexes. Names of IRQ handlers and IRQ numbers have changed. */
 | 
			
		||||
#define UART0_IRQHandler        UARTE0_UART0_IRQHandler
 | 
			
		||||
#define SPI0_TWI0_IRQHandler    SPIM0_SPIS0_TWIM0_TWIS0_SPI0_TWI0_IRQHandler
 | 
			
		||||
#define SPI1_TWI1_IRQHandler    SPIM1_SPIS1_TWIM1_TWIS1_SPI1_TWI1_IRQHandler
 | 
			
		||||
#define ADC_IRQHandler          SAADC_IRQHandler
 | 
			
		||||
#define LPCOMP_IRQHandler       COMP_LPCOMP_IRQHandler
 | 
			
		||||
#define SWI0_IRQHandler         SWI0_EGU0_IRQHandler
 | 
			
		||||
#define SWI1_IRQHandler         SWI1_EGU1_IRQHandler
 | 
			
		||||
#define SWI2_IRQHandler         SWI2_EGU2_IRQHandler
 | 
			
		||||
#define SWI3_IRQHandler         SWI3_EGU3_IRQHandler
 | 
			
		||||
#define SWI4_IRQHandler         SWI4_EGU4_IRQHandler
 | 
			
		||||
#define SWI5_IRQHandler         SWI5_EGU5_IRQHandler
 | 
			
		||||
 | 
			
		||||
#define UART0_IRQn              UARTE0_UART0_IRQn
 | 
			
		||||
#define SPI0_TWI0_IRQn          SPIM0_SPIS0_TWIM0_TWIS0_SPI0_TWI0_IRQn
 | 
			
		||||
#define SPI1_TWI1_IRQn          SPIM1_SPIS1_TWIM1_TWIS1_SPI1_TWI1_IRQn
 | 
			
		||||
#define ADC_IRQn                SAADC_IRQn
 | 
			
		||||
#define LPCOMP_IRQn             COMP_LPCOMP_IRQn
 | 
			
		||||
#define SWI0_IRQn               SWI0_EGU0_IRQn
 | 
			
		||||
#define SWI1_IRQn               SWI1_EGU1_IRQn
 | 
			
		||||
#define SWI2_IRQn               SWI2_EGU2_IRQn
 | 
			
		||||
#define SWI3_IRQn               SWI3_EGU3_IRQn
 | 
			
		||||
#define SWI4_IRQn               SWI4_EGU4_IRQn
 | 
			
		||||
#define SWI5_IRQn               SWI5_EGU5_IRQn
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/* UICR */
 | 
			
		||||
/* Register RBPCONF was renamed to APPROTECT. */
 | 
			
		||||
#define RBPCONF     APPROTECT
 | 
			
		||||
 | 
			
		||||
#define UICR_RBPCONF_PALL_Pos           UICR_APPROTECT_PALL_Pos
 | 
			
		||||
#define UICR_RBPCONF_PALL_Msk           UICR_APPROTECT_PALL_Msk
 | 
			
		||||
#define UICR_RBPCONF_PALL_Enabled       UICR_APPROTECT_PALL_Enabled
 | 
			
		||||
#define UICR_RBPCONF_PALL_Disabled      UICR_APPROTECT_PALL_Disabled
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/* GPIO */
 | 
			
		||||
/* GPIO port was renamed to P0. */
 | 
			
		||||
#define NRF_GPIO        NRF_P0
 | 
			
		||||
#define NRF_GPIO_BASE   NRF_P0_BASE
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/* QDEC */
 | 
			
		||||
/* The registers PSELA, PSELB and PSELLED were restructured into a struct. */
 | 
			
		||||
#define PSELLED     PSEL.LED
 | 
			
		||||
#define PSELA       PSEL.A
 | 
			
		||||
#define PSELB       PSEL.B
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/* SPIS */
 | 
			
		||||
/* The registers PSELSCK, PSELMISO, PSELMOSI, PSELCSN were restructured into a struct. */
 | 
			
		||||
#define PSELSCK       PSEL.SCK
 | 
			
		||||
#define PSELMISO      PSEL.MISO
 | 
			
		||||
#define PSELMOSI      PSEL.MOSI
 | 
			
		||||
#define PSELCSN       PSEL.CSN
 | 
			
		||||
 | 
			
		||||
/* The registers RXDPTR, MAXRX, AMOUNTRX were restructured into a struct */
 | 
			
		||||
#define RXDPTR        RXD.PTR
 | 
			
		||||
#define MAXRX         RXD.MAXCNT
 | 
			
		||||
#define AMOUNTRX      RXD.AMOUNT
 | 
			
		||||
 | 
			
		||||
#define SPIS_MAXRX_MAXRX_Pos        SPIS_RXD_MAXCNT_MAXCNT_Pos
 | 
			
		||||
#define SPIS_MAXRX_MAXRX_Msk        SPIS_RXD_MAXCNT_MAXCNT_Msk
 | 
			
		||||
 | 
			
		||||
#define SPIS_AMOUNTRX_AMOUNTRX_Pos  SPIS_RXD_AMOUNT_AMOUNT_Pos
 | 
			
		||||
#define SPIS_AMOUNTRX_AMOUNTRX_Msk  SPIS_RXD_AMOUNT_AMOUNT_Msk
 | 
			
		||||
 | 
			
		||||
/* The registers TXDPTR, MAXTX, AMOUNTTX were restructured into a struct */
 | 
			
		||||
#define TXDPTR        TXD.PTR
 | 
			
		||||
#define MAXTX         TXD.MAXCNT
 | 
			
		||||
#define AMOUNTTX      TXD.AMOUNT
 | 
			
		||||
 | 
			
		||||
#define SPIS_MAXTX_MAXTX_Pos        SPIS_TXD_MAXCNT_MAXCNT_Pos
 | 
			
		||||
#define SPIS_MAXTX_MAXTX_Msk        SPIS_TXD_MAXCNT_MAXCNT_Msk
 | 
			
		||||
 | 
			
		||||
#define SPIS_AMOUNTTX_AMOUNTTX_Pos  SPIS_TXD_AMOUNT_AMOUNT_Pos
 | 
			
		||||
#define SPIS_AMOUNTTX_AMOUNTTX_Msk  SPIS_TXD_AMOUNT_AMOUNT_Msk
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/* UART */
 | 
			
		||||
/* The registers PSELRTS, PSELTXD, PSELCTS, PSELRXD were restructured into a struct. */
 | 
			
		||||
#define PSELRTS       PSEL.RTS
 | 
			
		||||
#define PSELTXD       PSEL.TXD
 | 
			
		||||
#define PSELCTS       PSEL.CTS
 | 
			
		||||
#define PSELRXD       PSEL.RXD
 | 
			
		||||
 | 
			
		||||
/* TWI */
 | 
			
		||||
/* The registers PSELSCL, PSELSDA were restructured into a struct. */
 | 
			
		||||
#define PSELSCL       PSEL.SCL
 | 
			
		||||
#define PSELSDA       PSEL.SDA
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/* From nrf51_deprecated.h */
 | 
			
		||||
 | 
			
		||||
/* NVMC */
 | 
			
		||||
/* The register ERASEPROTECTEDPAGE changed name to ERASEPCR0 in the documentation. */
 | 
			
		||||
#define ERASEPROTECTEDPAGE      ERASEPCR0
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/* IRQ */
 | 
			
		||||
/* COMP module was eliminated. Adapted to nrf52840 headers. */
 | 
			
		||||
#define LPCOMP_COMP_IRQHandler  COMP_LPCOMP_IRQHandler
 | 
			
		||||
#define LPCOMP_COMP_IRQn        COMP_LPCOMP_IRQn
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/* REFSEL register redefined enumerated values and added some more. */
 | 
			
		||||
#define LPCOMP_REFSEL_REFSEL_SupplyOneEighthPrescaling          LPCOMP_REFSEL_REFSEL_Ref1_8Vdd
 | 
			
		||||
#define LPCOMP_REFSEL_REFSEL_SupplyTwoEighthsPrescaling         LPCOMP_REFSEL_REFSEL_Ref2_8Vdd
 | 
			
		||||
#define LPCOMP_REFSEL_REFSEL_SupplyThreeEighthsPrescaling       LPCOMP_REFSEL_REFSEL_Ref3_8Vdd
 | 
			
		||||
#define LPCOMP_REFSEL_REFSEL_SupplyFourEighthsPrescaling        LPCOMP_REFSEL_REFSEL_Ref4_8Vdd
 | 
			
		||||
#define LPCOMP_REFSEL_REFSEL_SupplyFiveEighthsPrescaling        LPCOMP_REFSEL_REFSEL_Ref5_8Vdd
 | 
			
		||||
#define LPCOMP_REFSEL_REFSEL_SupplySixEighthsPrescaling         LPCOMP_REFSEL_REFSEL_Ref6_8Vdd
 | 
			
		||||
#define LPCOMP_REFSEL_REFSEL_SupplySevenEighthsPrescaling       LPCOMP_REFSEL_REFSEL_Ref7_8Vdd
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/* RADIO */
 | 
			
		||||
/* The name of the field SKIPADDR was corrected. Old macros added for compatibility. */
 | 
			
		||||
#define RADIO_CRCCNF_SKIP_ADDR_Pos      RADIO_CRCCNF_SKIPADDR_Pos
 | 
			
		||||
#define RADIO_CRCCNF_SKIP_ADDR_Msk      RADIO_CRCCNF_SKIPADDR_Msk
 | 
			
		||||
#define RADIO_CRCCNF_SKIP_ADDR_Include  RADIO_CRCCNF_SKIPADDR_Include
 | 
			
		||||
#define RADIO_CRCCNF_SKIP_ADDR_Skip     RADIO_CRCCNF_SKIPADDR_Skip
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/* FICR */
 | 
			
		||||
/* The registers FICR.DEVICEID0 and FICR.DEVICEID1 were renamed into an array. */
 | 
			
		||||
#define DEVICEID0       DEVICEID[0]
 | 
			
		||||
#define DEVICEID1       DEVICEID[1]
 | 
			
		||||
 | 
			
		||||
/* The registers FICR.ER0, FICR.ER1, FICR.ER2 and FICR.ER3 were renamed into an array. */
 | 
			
		||||
#define ER0             ER[0]
 | 
			
		||||
#define ER1             ER[1]
 | 
			
		||||
#define ER2             ER[2]
 | 
			
		||||
#define ER3             ER[3]
 | 
			
		||||
 | 
			
		||||
/* The registers FICR.IR0, FICR.IR1, FICR.IR2 and FICR.IR3 were renamed into an array. */
 | 
			
		||||
#define IR0             IR[0]
 | 
			
		||||
#define IR1             IR[1]
 | 
			
		||||
#define IR2             IR[2]
 | 
			
		||||
#define IR3             IR[3]
 | 
			
		||||
 | 
			
		||||
/* The registers FICR.DEVICEADDR0 and FICR.DEVICEADDR1 were renamed into an array. */
 | 
			
		||||
#define DEVICEADDR0     DEVICEADDR[0]
 | 
			
		||||
#define DEVICEADDR1     DEVICEADDR[1]
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/* PPI */
 | 
			
		||||
/* The tasks PPI.TASKS_CHGxEN and PPI.TASKS_CHGxDIS were renamed into an array of structs. */
 | 
			
		||||
#define TASKS_CHG0EN     TASKS_CHG[0].EN
 | 
			
		||||
#define TASKS_CHG0DIS    TASKS_CHG[0].DIS
 | 
			
		||||
#define TASKS_CHG1EN     TASKS_CHG[1].EN
 | 
			
		||||
#define TASKS_CHG1DIS    TASKS_CHG[1].DIS
 | 
			
		||||
#define TASKS_CHG2EN     TASKS_CHG[2].EN
 | 
			
		||||
#define TASKS_CHG2DIS    TASKS_CHG[2].DIS
 | 
			
		||||
#define TASKS_CHG3EN     TASKS_CHG[3].EN
 | 
			
		||||
#define TASKS_CHG3DIS    TASKS_CHG[3].DIS
 | 
			
		||||
 | 
			
		||||
/* The registers PPI.CHx_EEP and PPI.CHx_TEP were renamed into an array of structs. */
 | 
			
		||||
#define CH0_EEP          CH[0].EEP
 | 
			
		||||
#define CH0_TEP          CH[0].TEP
 | 
			
		||||
#define CH1_EEP          CH[1].EEP
 | 
			
		||||
#define CH1_TEP          CH[1].TEP
 | 
			
		||||
#define CH2_EEP          CH[2].EEP
 | 
			
		||||
#define CH2_TEP          CH[2].TEP
 | 
			
		||||
#define CH3_EEP          CH[3].EEP
 | 
			
		||||
#define CH3_TEP          CH[3].TEP
 | 
			
		||||
#define CH4_EEP          CH[4].EEP
 | 
			
		||||
#define CH4_TEP          CH[4].TEP
 | 
			
		||||
#define CH5_EEP          CH[5].EEP
 | 
			
		||||
#define CH5_TEP          CH[5].TEP
 | 
			
		||||
#define CH6_EEP          CH[6].EEP
 | 
			
		||||
#define CH6_TEP          CH[6].TEP
 | 
			
		||||
#define CH7_EEP          CH[7].EEP
 | 
			
		||||
#define CH7_TEP          CH[7].TEP
 | 
			
		||||
#define CH8_EEP          CH[8].EEP
 | 
			
		||||
#define CH8_TEP          CH[8].TEP
 | 
			
		||||
#define CH9_EEP          CH[9].EEP
 | 
			
		||||
#define CH9_TEP          CH[9].TEP
 | 
			
		||||
#define CH10_EEP         CH[10].EEP
 | 
			
		||||
#define CH10_TEP         CH[10].TEP
 | 
			
		||||
#define CH11_EEP         CH[11].EEP
 | 
			
		||||
#define CH11_TEP         CH[11].TEP
 | 
			
		||||
#define CH12_EEP         CH[12].EEP
 | 
			
		||||
#define CH12_TEP         CH[12].TEP
 | 
			
		||||
#define CH13_EEP         CH[13].EEP
 | 
			
		||||
#define CH13_TEP         CH[13].TEP
 | 
			
		||||
#define CH14_EEP         CH[14].EEP
 | 
			
		||||
#define CH14_TEP         CH[14].TEP
 | 
			
		||||
#define CH15_EEP         CH[15].EEP
 | 
			
		||||
#define CH15_TEP         CH[15].TEP
 | 
			
		||||
 | 
			
		||||
/* The registers PPI.CHG0, PPI.CHG1, PPI.CHG2 and PPI.CHG3 were renamed into an array. */
 | 
			
		||||
#define CHG0             CHG[0]
 | 
			
		||||
#define CHG1             CHG[1]
 | 
			
		||||
#define CHG2             CHG[2]
 | 
			
		||||
#define CHG3             CHG[3]
 | 
			
		||||
 | 
			
		||||
/* All bitfield macros for the CHGx registers therefore changed name. */
 | 
			
		||||
#define PPI_CHG0_CH15_Pos       PPI_CHG_CH15_Pos
 | 
			
		||||
#define PPI_CHG0_CH15_Msk       PPI_CHG_CH15_Msk
 | 
			
		||||
#define PPI_CHG0_CH15_Excluded  PPI_CHG_CH15_Excluded
 | 
			
		||||
#define PPI_CHG0_CH15_Included  PPI_CHG_CH15_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG0_CH14_Pos       PPI_CHG_CH14_Pos
 | 
			
		||||
#define PPI_CHG0_CH14_Msk       PPI_CHG_CH14_Msk
 | 
			
		||||
#define PPI_CHG0_CH14_Excluded  PPI_CHG_CH14_Excluded
 | 
			
		||||
#define PPI_CHG0_CH14_Included  PPI_CHG_CH14_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG0_CH13_Pos       PPI_CHG_CH13_Pos
 | 
			
		||||
#define PPI_CHG0_CH13_Msk       PPI_CHG_CH13_Msk
 | 
			
		||||
#define PPI_CHG0_CH13_Excluded  PPI_CHG_CH13_Excluded
 | 
			
		||||
#define PPI_CHG0_CH13_Included  PPI_CHG_CH13_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG0_CH12_Pos       PPI_CHG_CH12_Pos
 | 
			
		||||
#define PPI_CHG0_CH12_Msk       PPI_CHG_CH12_Msk
 | 
			
		||||
#define PPI_CHG0_CH12_Excluded  PPI_CHG_CH12_Excluded
 | 
			
		||||
#define PPI_CHG0_CH12_Included  PPI_CHG_CH12_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG0_CH11_Pos       PPI_CHG_CH11_Pos
 | 
			
		||||
#define PPI_CHG0_CH11_Msk       PPI_CHG_CH11_Msk
 | 
			
		||||
#define PPI_CHG0_CH11_Excluded  PPI_CHG_CH11_Excluded
 | 
			
		||||
#define PPI_CHG0_CH11_Included  PPI_CHG_CH11_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG0_CH10_Pos       PPI_CHG_CH10_Pos
 | 
			
		||||
#define PPI_CHG0_CH10_Msk       PPI_CHG_CH10_Msk
 | 
			
		||||
#define PPI_CHG0_CH10_Excluded  PPI_CHG_CH10_Excluded
 | 
			
		||||
#define PPI_CHG0_CH10_Included  PPI_CHG_CH10_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG0_CH9_Pos        PPI_CHG_CH9_Pos
 | 
			
		||||
#define PPI_CHG0_CH9_Msk        PPI_CHG_CH9_Msk
 | 
			
		||||
#define PPI_CHG0_CH9_Excluded   PPI_CHG_CH9_Excluded
 | 
			
		||||
#define PPI_CHG0_CH9_Included   PPI_CHG_CH9_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG0_CH8_Pos        PPI_CHG_CH8_Pos
 | 
			
		||||
#define PPI_CHG0_CH8_Msk        PPI_CHG_CH8_Msk
 | 
			
		||||
#define PPI_CHG0_CH8_Excluded   PPI_CHG_CH8_Excluded
 | 
			
		||||
#define PPI_CHG0_CH8_Included   PPI_CHG_CH8_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG0_CH7_Pos        PPI_CHG_CH7_Pos
 | 
			
		||||
#define PPI_CHG0_CH7_Msk        PPI_CHG_CH7_Msk
 | 
			
		||||
#define PPI_CHG0_CH7_Excluded   PPI_CHG_CH7_Excluded
 | 
			
		||||
#define PPI_CHG0_CH7_Included   PPI_CHG_CH7_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG0_CH6_Pos        PPI_CHG_CH6_Pos
 | 
			
		||||
#define PPI_CHG0_CH6_Msk        PPI_CHG_CH6_Msk
 | 
			
		||||
#define PPI_CHG0_CH6_Excluded   PPI_CHG_CH6_Excluded
 | 
			
		||||
#define PPI_CHG0_CH6_Included   PPI_CHG_CH6_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG0_CH5_Pos        PPI_CHG_CH5_Pos
 | 
			
		||||
#define PPI_CHG0_CH5_Msk        PPI_CHG_CH5_Msk
 | 
			
		||||
#define PPI_CHG0_CH5_Excluded   PPI_CHG_CH5_Excluded
 | 
			
		||||
#define PPI_CHG0_CH5_Included   PPI_CHG_CH5_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG0_CH4_Pos        PPI_CHG_CH4_Pos
 | 
			
		||||
#define PPI_CHG0_CH4_Msk        PPI_CHG_CH4_Msk
 | 
			
		||||
#define PPI_CHG0_CH4_Excluded   PPI_CHG_CH4_Excluded
 | 
			
		||||
#define PPI_CHG0_CH4_Included   PPI_CHG_CH4_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG0_CH3_Pos        PPI_CHG_CH3_Pos
 | 
			
		||||
#define PPI_CHG0_CH3_Msk        PPI_CHG_CH3_Msk
 | 
			
		||||
#define PPI_CHG0_CH3_Excluded   PPI_CHG_CH3_Excluded
 | 
			
		||||
#define PPI_CHG0_CH3_Included   PPI_CHG_CH3_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG0_CH2_Pos        PPI_CHG_CH2_Pos
 | 
			
		||||
#define PPI_CHG0_CH2_Msk        PPI_CHG_CH2_Msk
 | 
			
		||||
#define PPI_CHG0_CH2_Excluded   PPI_CHG_CH2_Excluded
 | 
			
		||||
#define PPI_CHG0_CH2_Included   PPI_CHG_CH2_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG0_CH1_Pos        PPI_CHG_CH1_Pos
 | 
			
		||||
#define PPI_CHG0_CH1_Msk        PPI_CHG_CH1_Msk
 | 
			
		||||
#define PPI_CHG0_CH1_Excluded   PPI_CHG_CH1_Excluded
 | 
			
		||||
#define PPI_CHG0_CH1_Included   PPI_CHG_CH1_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG0_CH0_Pos        PPI_CHG_CH0_Pos
 | 
			
		||||
#define PPI_CHG0_CH0_Msk        PPI_CHG_CH0_Msk
 | 
			
		||||
#define PPI_CHG0_CH0_Excluded   PPI_CHG_CH0_Excluded
 | 
			
		||||
#define PPI_CHG0_CH0_Included   PPI_CHG_CH0_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG1_CH15_Pos       PPI_CHG_CH15_Pos
 | 
			
		||||
#define PPI_CHG1_CH15_Msk       PPI_CHG_CH15_Msk
 | 
			
		||||
#define PPI_CHG1_CH15_Excluded  PPI_CHG_CH15_Excluded
 | 
			
		||||
#define PPI_CHG1_CH15_Included  PPI_CHG_CH15_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG1_CH14_Pos       PPI_CHG_CH14_Pos
 | 
			
		||||
#define PPI_CHG1_CH14_Msk       PPI_CHG_CH14_Msk
 | 
			
		||||
#define PPI_CHG1_CH14_Excluded  PPI_CHG_CH14_Excluded
 | 
			
		||||
#define PPI_CHG1_CH14_Included  PPI_CHG_CH14_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG1_CH13_Pos       PPI_CHG_CH13_Pos
 | 
			
		||||
#define PPI_CHG1_CH13_Msk       PPI_CHG_CH13_Msk
 | 
			
		||||
#define PPI_CHG1_CH13_Excluded  PPI_CHG_CH13_Excluded
 | 
			
		||||
#define PPI_CHG1_CH13_Included  PPI_CHG_CH13_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG1_CH12_Pos       PPI_CHG_CH12_Pos
 | 
			
		||||
#define PPI_CHG1_CH12_Msk       PPI_CHG_CH12_Msk
 | 
			
		||||
#define PPI_CHG1_CH12_Excluded  PPI_CHG_CH12_Excluded
 | 
			
		||||
#define PPI_CHG1_CH12_Included  PPI_CHG_CH12_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG1_CH11_Pos       PPI_CHG_CH11_Pos
 | 
			
		||||
#define PPI_CHG1_CH11_Msk       PPI_CHG_CH11_Msk
 | 
			
		||||
#define PPI_CHG1_CH11_Excluded  PPI_CHG_CH11_Excluded
 | 
			
		||||
#define PPI_CHG1_CH11_Included  PPI_CHG_CH11_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG1_CH10_Pos       PPI_CHG_CH10_Pos
 | 
			
		||||
#define PPI_CHG1_CH10_Msk       PPI_CHG_CH10_Msk
 | 
			
		||||
#define PPI_CHG1_CH10_Excluded  PPI_CHG_CH10_Excluded
 | 
			
		||||
#define PPI_CHG1_CH10_Included  PPI_CHG_CH10_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG1_CH9_Pos        PPI_CHG_CH9_Pos
 | 
			
		||||
#define PPI_CHG1_CH9_Msk        PPI_CHG_CH9_Msk
 | 
			
		||||
#define PPI_CHG1_CH9_Excluded   PPI_CHG_CH9_Excluded
 | 
			
		||||
#define PPI_CHG1_CH9_Included   PPI_CHG_CH9_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG1_CH8_Pos        PPI_CHG_CH8_Pos
 | 
			
		||||
#define PPI_CHG1_CH8_Msk        PPI_CHG_CH8_Msk
 | 
			
		||||
#define PPI_CHG1_CH8_Excluded   PPI_CHG_CH8_Excluded
 | 
			
		||||
#define PPI_CHG1_CH8_Included   PPI_CHG_CH8_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG1_CH7_Pos        PPI_CHG_CH7_Pos
 | 
			
		||||
#define PPI_CHG1_CH7_Msk        PPI_CHG_CH7_Msk
 | 
			
		||||
#define PPI_CHG1_CH7_Excluded   PPI_CHG_CH7_Excluded
 | 
			
		||||
#define PPI_CHG1_CH7_Included   PPI_CHG_CH7_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG1_CH6_Pos        PPI_CHG_CH6_Pos
 | 
			
		||||
#define PPI_CHG1_CH6_Msk        PPI_CHG_CH6_Msk
 | 
			
		||||
#define PPI_CHG1_CH6_Excluded   PPI_CHG_CH6_Excluded
 | 
			
		||||
#define PPI_CHG1_CH6_Included   PPI_CHG_CH6_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG1_CH5_Pos        PPI_CHG_CH5_Pos
 | 
			
		||||
#define PPI_CHG1_CH5_Msk        PPI_CHG_CH5_Msk
 | 
			
		||||
#define PPI_CHG1_CH5_Excluded   PPI_CHG_CH5_Excluded
 | 
			
		||||
#define PPI_CHG1_CH5_Included   PPI_CHG_CH5_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG1_CH4_Pos        PPI_CHG_CH4_Pos
 | 
			
		||||
#define PPI_CHG1_CH4_Msk        PPI_CHG_CH4_Msk
 | 
			
		||||
#define PPI_CHG1_CH4_Excluded   PPI_CHG_CH4_Excluded
 | 
			
		||||
#define PPI_CHG1_CH4_Included   PPI_CHG_CH4_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG1_CH3_Pos        PPI_CHG_CH3_Pos
 | 
			
		||||
#define PPI_CHG1_CH3_Msk        PPI_CHG_CH3_Msk
 | 
			
		||||
#define PPI_CHG1_CH3_Excluded   PPI_CHG_CH3_Excluded
 | 
			
		||||
#define PPI_CHG1_CH3_Included   PPI_CHG_CH3_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG1_CH2_Pos        PPI_CHG_CH2_Pos
 | 
			
		||||
#define PPI_CHG1_CH2_Msk        PPI_CHG_CH2_Msk
 | 
			
		||||
#define PPI_CHG1_CH2_Excluded   PPI_CHG_CH2_Excluded
 | 
			
		||||
#define PPI_CHG1_CH2_Included   PPI_CHG_CH2_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG1_CH1_Pos        PPI_CHG_CH1_Pos
 | 
			
		||||
#define PPI_CHG1_CH1_Msk        PPI_CHG_CH1_Msk
 | 
			
		||||
#define PPI_CHG1_CH1_Excluded   PPI_CHG_CH1_Excluded
 | 
			
		||||
#define PPI_CHG1_CH1_Included   PPI_CHG_CH1_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG1_CH0_Pos        PPI_CHG_CH0_Pos
 | 
			
		||||
#define PPI_CHG1_CH0_Msk        PPI_CHG_CH0_Msk
 | 
			
		||||
#define PPI_CHG1_CH0_Excluded   PPI_CHG_CH0_Excluded
 | 
			
		||||
#define PPI_CHG1_CH0_Included   PPI_CHG_CH0_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG2_CH15_Pos       PPI_CHG_CH15_Pos
 | 
			
		||||
#define PPI_CHG2_CH15_Msk       PPI_CHG_CH15_Msk
 | 
			
		||||
#define PPI_CHG2_CH15_Excluded  PPI_CHG_CH15_Excluded
 | 
			
		||||
#define PPI_CHG2_CH15_Included  PPI_CHG_CH15_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG2_CH14_Pos       PPI_CHG_CH14_Pos
 | 
			
		||||
#define PPI_CHG2_CH14_Msk       PPI_CHG_CH14_Msk
 | 
			
		||||
#define PPI_CHG2_CH14_Excluded  PPI_CHG_CH14_Excluded
 | 
			
		||||
#define PPI_CHG2_CH14_Included  PPI_CHG_CH14_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG2_CH13_Pos       PPI_CHG_CH13_Pos
 | 
			
		||||
#define PPI_CHG2_CH13_Msk       PPI_CHG_CH13_Msk
 | 
			
		||||
#define PPI_CHG2_CH13_Excluded  PPI_CHG_CH13_Excluded
 | 
			
		||||
#define PPI_CHG2_CH13_Included  PPI_CHG_CH13_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG2_CH12_Pos       PPI_CHG_CH12_Pos
 | 
			
		||||
#define PPI_CHG2_CH12_Msk       PPI_CHG_CH12_Msk
 | 
			
		||||
#define PPI_CHG2_CH12_Excluded  PPI_CHG_CH12_Excluded
 | 
			
		||||
#define PPI_CHG2_CH12_Included  PPI_CHG_CH12_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG2_CH11_Pos       PPI_CHG_CH11_Pos
 | 
			
		||||
#define PPI_CHG2_CH11_Msk       PPI_CHG_CH11_Msk
 | 
			
		||||
#define PPI_CHG2_CH11_Excluded  PPI_CHG_CH11_Excluded
 | 
			
		||||
#define PPI_CHG2_CH11_Included  PPI_CHG_CH11_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG2_CH10_Pos       PPI_CHG_CH10_Pos
 | 
			
		||||
#define PPI_CHG2_CH10_Msk       PPI_CHG_CH10_Msk
 | 
			
		||||
#define PPI_CHG2_CH10_Excluded  PPI_CHG_CH10_Excluded
 | 
			
		||||
#define PPI_CHG2_CH10_Included  PPI_CHG_CH10_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG2_CH9_Pos        PPI_CHG_CH9_Pos
 | 
			
		||||
#define PPI_CHG2_CH9_Msk        PPI_CHG_CH9_Msk
 | 
			
		||||
#define PPI_CHG2_CH9_Excluded   PPI_CHG_CH9_Excluded
 | 
			
		||||
#define PPI_CHG2_CH9_Included   PPI_CHG_CH9_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG2_CH8_Pos        PPI_CHG_CH8_Pos
 | 
			
		||||
#define PPI_CHG2_CH8_Msk        PPI_CHG_CH8_Msk
 | 
			
		||||
#define PPI_CHG2_CH8_Excluded   PPI_CHG_CH8_Excluded
 | 
			
		||||
#define PPI_CHG2_CH8_Included   PPI_CHG_CH8_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG2_CH7_Pos        PPI_CHG_CH7_Pos
 | 
			
		||||
#define PPI_CHG2_CH7_Msk        PPI_CHG_CH7_Msk
 | 
			
		||||
#define PPI_CHG2_CH7_Excluded   PPI_CHG_CH7_Excluded
 | 
			
		||||
#define PPI_CHG2_CH7_Included   PPI_CHG_CH7_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG2_CH6_Pos        PPI_CHG_CH6_Pos
 | 
			
		||||
#define PPI_CHG2_CH6_Msk        PPI_CHG_CH6_Msk
 | 
			
		||||
#define PPI_CHG2_CH6_Excluded   PPI_CHG_CH6_Excluded
 | 
			
		||||
#define PPI_CHG2_CH6_Included   PPI_CHG_CH6_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG2_CH5_Pos        PPI_CHG_CH5_Pos
 | 
			
		||||
#define PPI_CHG2_CH5_Msk        PPI_CHG_CH5_Msk
 | 
			
		||||
#define PPI_CHG2_CH5_Excluded   PPI_CHG_CH5_Excluded
 | 
			
		||||
#define PPI_CHG2_CH5_Included   PPI_CHG_CH5_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG2_CH4_Pos        PPI_CHG_CH4_Pos
 | 
			
		||||
#define PPI_CHG2_CH4_Msk        PPI_CHG_CH4_Msk
 | 
			
		||||
#define PPI_CHG2_CH4_Excluded   PPI_CHG_CH4_Excluded
 | 
			
		||||
#define PPI_CHG2_CH4_Included   PPI_CHG_CH4_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG2_CH3_Pos        PPI_CHG_CH3_Pos
 | 
			
		||||
#define PPI_CHG2_CH3_Msk        PPI_CHG_CH3_Msk
 | 
			
		||||
#define PPI_CHG2_CH3_Excluded   PPI_CHG_CH3_Excluded
 | 
			
		||||
#define PPI_CHG2_CH3_Included   PPI_CHG_CH3_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG2_CH2_Pos        PPI_CHG_CH2_Pos
 | 
			
		||||
#define PPI_CHG2_CH2_Msk        PPI_CHG_CH2_Msk
 | 
			
		||||
#define PPI_CHG2_CH2_Excluded   PPI_CHG_CH2_Excluded
 | 
			
		||||
#define PPI_CHG2_CH2_Included   PPI_CHG_CH2_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG2_CH1_Pos        PPI_CHG_CH1_Pos
 | 
			
		||||
#define PPI_CHG2_CH1_Msk        PPI_CHG_CH1_Msk
 | 
			
		||||
#define PPI_CHG2_CH1_Excluded   PPI_CHG_CH1_Excluded
 | 
			
		||||
#define PPI_CHG2_CH1_Included   PPI_CHG_CH1_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG2_CH0_Pos        PPI_CHG_CH0_Pos
 | 
			
		||||
#define PPI_CHG2_CH0_Msk        PPI_CHG_CH0_Msk
 | 
			
		||||
#define PPI_CHG2_CH0_Excluded   PPI_CHG_CH0_Excluded
 | 
			
		||||
#define PPI_CHG2_CH0_Included   PPI_CHG_CH0_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG3_CH15_Pos       PPI_CHG_CH15_Pos
 | 
			
		||||
#define PPI_CHG3_CH15_Msk       PPI_CHG_CH15_Msk
 | 
			
		||||
#define PPI_CHG3_CH15_Excluded  PPI_CHG_CH15_Excluded
 | 
			
		||||
#define PPI_CHG3_CH15_Included  PPI_CHG_CH15_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG3_CH14_Pos       PPI_CHG_CH14_Pos
 | 
			
		||||
#define PPI_CHG3_CH14_Msk       PPI_CHG_CH14_Msk
 | 
			
		||||
#define PPI_CHG3_CH14_Excluded  PPI_CHG_CH14_Excluded
 | 
			
		||||
#define PPI_CHG3_CH14_Included  PPI_CHG_CH14_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG3_CH13_Pos       PPI_CHG_CH13_Pos
 | 
			
		||||
#define PPI_CHG3_CH13_Msk       PPI_CHG_CH13_Msk
 | 
			
		||||
#define PPI_CHG3_CH13_Excluded  PPI_CHG_CH13_Excluded
 | 
			
		||||
#define PPI_CHG3_CH13_Included  PPI_CHG_CH13_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG3_CH12_Pos       PPI_CHG_CH12_Pos
 | 
			
		||||
#define PPI_CHG3_CH12_Msk       PPI_CHG_CH12_Msk
 | 
			
		||||
#define PPI_CHG3_CH12_Excluded  PPI_CHG_CH12_Excluded
 | 
			
		||||
#define PPI_CHG3_CH12_Included  PPI_CHG_CH12_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG3_CH11_Pos       PPI_CHG_CH11_Pos
 | 
			
		||||
#define PPI_CHG3_CH11_Msk       PPI_CHG_CH11_Msk
 | 
			
		||||
#define PPI_CHG3_CH11_Excluded  PPI_CHG_CH11_Excluded
 | 
			
		||||
#define PPI_CHG3_CH11_Included  PPI_CHG_CH11_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG3_CH10_Pos       PPI_CHG_CH10_Pos
 | 
			
		||||
#define PPI_CHG3_CH10_Msk       PPI_CHG_CH10_Msk
 | 
			
		||||
#define PPI_CHG3_CH10_Excluded  PPI_CHG_CH10_Excluded
 | 
			
		||||
#define PPI_CHG3_CH10_Included  PPI_CHG_CH10_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG3_CH9_Pos        PPI_CHG_CH9_Pos
 | 
			
		||||
#define PPI_CHG3_CH9_Msk        PPI_CHG_CH9_Msk
 | 
			
		||||
#define PPI_CHG3_CH9_Excluded   PPI_CHG_CH9_Excluded
 | 
			
		||||
#define PPI_CHG3_CH9_Included   PPI_CHG_CH9_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG3_CH8_Pos        PPI_CHG_CH8_Pos
 | 
			
		||||
#define PPI_CHG3_CH8_Msk        PPI_CHG_CH8_Msk
 | 
			
		||||
#define PPI_CHG3_CH8_Excluded   PPI_CHG_CH8_Excluded
 | 
			
		||||
#define PPI_CHG3_CH8_Included   PPI_CHG_CH8_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG3_CH7_Pos        PPI_CHG_CH7_Pos
 | 
			
		||||
#define PPI_CHG3_CH7_Msk        PPI_CHG_CH7_Msk
 | 
			
		||||
#define PPI_CHG3_CH7_Excluded   PPI_CHG_CH7_Excluded
 | 
			
		||||
#define PPI_CHG3_CH7_Included   PPI_CHG_CH7_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG3_CH6_Pos        PPI_CHG_CH6_Pos
 | 
			
		||||
#define PPI_CHG3_CH6_Msk        PPI_CHG_CH6_Msk
 | 
			
		||||
#define PPI_CHG3_CH6_Excluded   PPI_CHG_CH6_Excluded
 | 
			
		||||
#define PPI_CHG3_CH6_Included   PPI_CHG_CH6_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG3_CH5_Pos        PPI_CHG_CH5_Pos
 | 
			
		||||
#define PPI_CHG3_CH5_Msk        PPI_CHG_CH5_Msk
 | 
			
		||||
#define PPI_CHG3_CH5_Excluded   PPI_CHG_CH5_Excluded
 | 
			
		||||
#define PPI_CHG3_CH5_Included   PPI_CHG_CH5_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG3_CH4_Pos        PPI_CHG_CH4_Pos
 | 
			
		||||
#define PPI_CHG3_CH4_Msk        PPI_CHG_CH4_Msk
 | 
			
		||||
#define PPI_CHG3_CH4_Excluded   PPI_CHG_CH4_Excluded
 | 
			
		||||
#define PPI_CHG3_CH4_Included   PPI_CHG_CH4_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG3_CH3_Pos        PPI_CHG_CH3_Pos
 | 
			
		||||
#define PPI_CHG3_CH3_Msk        PPI_CHG_CH3_Msk
 | 
			
		||||
#define PPI_CHG3_CH3_Excluded   PPI_CHG_CH3_Excluded
 | 
			
		||||
#define PPI_CHG3_CH3_Included   PPI_CHG_CH3_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG3_CH2_Pos        PPI_CHG_CH2_Pos
 | 
			
		||||
#define PPI_CHG3_CH2_Msk        PPI_CHG_CH2_Msk
 | 
			
		||||
#define PPI_CHG3_CH2_Excluded   PPI_CHG_CH2_Excluded
 | 
			
		||||
#define PPI_CHG3_CH2_Included   PPI_CHG_CH2_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG3_CH1_Pos        PPI_CHG_CH1_Pos
 | 
			
		||||
#define PPI_CHG3_CH1_Msk        PPI_CHG_CH1_Msk
 | 
			
		||||
#define PPI_CHG3_CH1_Excluded   PPI_CHG_CH1_Excluded
 | 
			
		||||
#define PPI_CHG3_CH1_Included   PPI_CHG_CH1_Included
 | 
			
		||||
 | 
			
		||||
#define PPI_CHG3_CH0_Pos        PPI_CHG_CH0_Pos
 | 
			
		||||
#define PPI_CHG3_CH0_Msk        PPI_CHG_CH0_Msk
 | 
			
		||||
#define PPI_CHG3_CH0_Excluded   PPI_CHG_CH0_Excluded
 | 
			
		||||
#define PPI_CHG3_CH0_Included   PPI_CHG_CH0_Included
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/*lint --flb "Leave library region" */
 | 
			
		||||
 | 
			
		||||
#endif /* NRF51_TO_NRF52840_H */
 | 
			
		||||
 | 
			
		||||
							
								
								
									
										275
									
								
								nRF5_SDK_11.0.0_89a8197/components/device/nrf52832_peripherals.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										275
									
								
								nRF5_SDK_11.0.0_89a8197/components/device/nrf52832_peripherals.h
									
									
									
									
									
										Normal file
									
								
							@@ -0,0 +1,275 @@
 | 
			
		||||
/*
 | 
			
		||||
 | 
			
		||||
Copyright (c) 2010 - 2017, Nordic Semiconductor ASA
 | 
			
		||||
 | 
			
		||||
All rights reserved.
 | 
			
		||||
 | 
			
		||||
Redistribution and use in source and binary forms, with or without modification,
 | 
			
		||||
are permitted provided that the following conditions are met:
 | 
			
		||||
 | 
			
		||||
1. Redistributions of source code must retain the above copyright notice, this
 | 
			
		||||
   list of conditions and the following disclaimer.
 | 
			
		||||
 | 
			
		||||
2. Redistributions in binary form, except as embedded into a Nordic
 | 
			
		||||
   Semiconductor ASA integrated circuit in a product or a software update for
 | 
			
		||||
   such product, must reproduce the above copyright notice, this list of
 | 
			
		||||
   conditions and the following disclaimer in the documentation and/or other
 | 
			
		||||
   materials provided with the distribution.
 | 
			
		||||
 | 
			
		||||
3. Neither the name of Nordic Semiconductor ASA nor the names of its
 | 
			
		||||
   contributors may be used to endorse or promote products derived from this
 | 
			
		||||
   software without specific prior written permission.
 | 
			
		||||
 | 
			
		||||
4. This software, with or without modification, must only be used with a
 | 
			
		||||
   Nordic Semiconductor ASA integrated circuit.
 | 
			
		||||
 | 
			
		||||
5. Any software provided in binary form under this license must not be reverse
 | 
			
		||||
   engineered, decompiled, modified and/or disassembled.
 | 
			
		||||
 | 
			
		||||
THIS SOFTWARE IS PROVIDED BY NORDIC SEMICONDUCTOR ASA "AS IS" AND ANY EXPRESS
 | 
			
		||||
OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
 | 
			
		||||
OF MERCHANTABILITY, NONINFRINGEMENT, AND FITNESS FOR A PARTICULAR PURPOSE ARE
 | 
			
		||||
DISCLAIMED. IN NO EVENT SHALL NORDIC SEMICONDUCTOR ASA OR CONTRIBUTORS BE
 | 
			
		||||
LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 | 
			
		||||
CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
 | 
			
		||||
GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
 | 
			
		||||
HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
 | 
			
		||||
LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
 | 
			
		||||
OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 | 
			
		||||
 | 
			
		||||
*/
 | 
			
		||||
 | 
			
		||||
#ifndef _NRF52832_PERIPHERALS_H
 | 
			
		||||
#define _NRF52832_PERIPHERALS_H
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/* Power Peripheral */
 | 
			
		||||
#define POWER_PRESENT
 | 
			
		||||
#define POWER_COUNT 1
 | 
			
		||||
 | 
			
		||||
#define POWER_FEATURE_RAM_REGISTERS_PRESENT
 | 
			
		||||
#define POWER_FEATURE_RAM_REGISTERS_COUNT       8
 | 
			
		||||
 | 
			
		||||
/* Floating Point Unit */
 | 
			
		||||
#define FPU_PRESENT
 | 
			
		||||
#define FPU_COUNT 1
 | 
			
		||||
 | 
			
		||||
/* Systick timer */
 | 
			
		||||
#define SYSTICK_PRESENT
 | 
			
		||||
#define SYSTICK_COUNT 1
 | 
			
		||||
 | 
			
		||||
/* Software Interrupts */
 | 
			
		||||
#define SWI_PRESENT
 | 
			
		||||
#define SWI_COUNT 6
 | 
			
		||||
 | 
			
		||||
/* Memory Watch Unit */
 | 
			
		||||
#define MWU_PRESENT
 | 
			
		||||
#define MWU_COUNT 1
 | 
			
		||||
 | 
			
		||||
/* GPIO */
 | 
			
		||||
#define GPIO_PRESENT
 | 
			
		||||
#define GPIO_COUNT 1
 | 
			
		||||
 | 
			
		||||
#define P0_PIN_NUM 32
 | 
			
		||||
 | 
			
		||||
/* MPU and BPROT */
 | 
			
		||||
#define BPROT_PRESENT
 | 
			
		||||
 | 
			
		||||
#define BPROT_REGIONS_SIZE 4096
 | 
			
		||||
#define BPROT_REGIONS_NUM 128
 | 
			
		||||
 | 
			
		||||
/* Radio */
 | 
			
		||||
#define RADIO_PRESENT
 | 
			
		||||
#define RADIO_COUNT 1
 | 
			
		||||
 | 
			
		||||
#define RADIO_EASYDMA_MAXCNT_SIZE 8
 | 
			
		||||
 | 
			
		||||
/* Accelerated Address Resolver */
 | 
			
		||||
#define AAR_PRESENT
 | 
			
		||||
#define AAR_COUNT 1
 | 
			
		||||
 | 
			
		||||
#define AAR_MAX_IRK_NUM 16
 | 
			
		||||
 | 
			
		||||
/* AES Electronic CodeBook mode encryption */
 | 
			
		||||
#define ECB_PRESENT
 | 
			
		||||
#define ECB_COUNT 1
 | 
			
		||||
 | 
			
		||||
/* AES CCM mode encryption */
 | 
			
		||||
#define CCM_PRESENT
 | 
			
		||||
#define CCM_COUNT 1
 | 
			
		||||
 | 
			
		||||
/* NFC Tag */
 | 
			
		||||
#define NFCT_PRESENT
 | 
			
		||||
#define NFCT_COUNT 1
 | 
			
		||||
 | 
			
		||||
#define NFCT_EASYDMA_MAXCNT_SIZE 9
 | 
			
		||||
 | 
			
		||||
/* Peripheral to Peripheral Interconnect */
 | 
			
		||||
#define PPI_PRESENT
 | 
			
		||||
#define PPI_COUNT 1
 | 
			
		||||
 | 
			
		||||
#define PPI_CH_NUM 20
 | 
			
		||||
#define PPI_FIXED_CH_NUM 12
 | 
			
		||||
#define PPI_GROUP_NUM 6
 | 
			
		||||
#define PPI_FEATURE_FORKS_PRESENT
 | 
			
		||||
 | 
			
		||||
/* Event Generator Unit */
 | 
			
		||||
#define EGU_PRESENT
 | 
			
		||||
#define EGU_COUNT 6
 | 
			
		||||
 | 
			
		||||
#define EGU0_CH_NUM 16
 | 
			
		||||
#define EGU1_CH_NUM 16
 | 
			
		||||
#define EGU2_CH_NUM 16
 | 
			
		||||
#define EGU3_CH_NUM 16
 | 
			
		||||
#define EGU4_CH_NUM 16
 | 
			
		||||
#define EGU5_CH_NUM 16
 | 
			
		||||
 | 
			
		||||
/* Timer/Counter */
 | 
			
		||||
#define TIMER_PRESENT
 | 
			
		||||
#define TIMER_COUNT 5
 | 
			
		||||
 | 
			
		||||
#define TIMER0_MAX_SIZE 32
 | 
			
		||||
#define TIMER1_MAX_SIZE 32
 | 
			
		||||
#define TIMER2_MAX_SIZE 32
 | 
			
		||||
#define TIMER3_MAX_SIZE 32
 | 
			
		||||
#define TIMER4_MAX_SIZE 32
 | 
			
		||||
 | 
			
		||||
#define TIMER0_CC_NUM 4
 | 
			
		||||
#define TIMER1_CC_NUM 4
 | 
			
		||||
#define TIMER2_CC_NUM 4
 | 
			
		||||
#define TIMER3_CC_NUM 6
 | 
			
		||||
#define TIMER4_CC_NUM 6
 | 
			
		||||
 | 
			
		||||
/* Real Time Counter */
 | 
			
		||||
#define RTC_PRESENT
 | 
			
		||||
#define RTC_COUNT 3
 | 
			
		||||
 | 
			
		||||
#define RTC0_CC_NUM 3
 | 
			
		||||
#define RTC1_CC_NUM 4
 | 
			
		||||
#define RTC2_CC_NUM 4
 | 
			
		||||
 | 
			
		||||
/* RNG */
 | 
			
		||||
#define RNG_PRESENT
 | 
			
		||||
#define RNG_COUNT 1
 | 
			
		||||
 | 
			
		||||
/* Watchdog Timer */
 | 
			
		||||
#define WDT_PRESENT
 | 
			
		||||
#define WDT_COUNT 1
 | 
			
		||||
 | 
			
		||||
/* Temperature Sensor */
 | 
			
		||||
#define TEMP_PRESENT
 | 
			
		||||
#define TEMP_COUNT 1
 | 
			
		||||
 | 
			
		||||
/* Serial Peripheral Interface Master */
 | 
			
		||||
#define SPI_PRESENT
 | 
			
		||||
#define SPI_COUNT 3
 | 
			
		||||
 | 
			
		||||
/* Serial Peripheral Interface Master with DMA */
 | 
			
		||||
#define SPIM_PRESENT
 | 
			
		||||
#define SPIM_COUNT 3
 | 
			
		||||
 | 
			
		||||
#define SPIM0_MAX_DATARATE  8
 | 
			
		||||
#define SPIM1_MAX_DATARATE  8
 | 
			
		||||
#define SPIM2_MAX_DATARATE  8
 | 
			
		||||
 | 
			
		||||
#define SPIM0_FEATURE_HARDWARE_CSN_PRESENT  0
 | 
			
		||||
#define SPIM1_FEATURE_HARDWARE_CSN_PRESENT  0
 | 
			
		||||
#define SPIM2_FEATURE_HARDWARE_CSN_PRESENT  0
 | 
			
		||||
 | 
			
		||||
#define SPIM0_EASYDMA_MAXCNT_SIZE 8
 | 
			
		||||
#define SPIM1_EASYDMA_MAXCNT_SIZE 8
 | 
			
		||||
#define SPIM2_EASYDMA_MAXCNT_SIZE 8
 | 
			
		||||
 | 
			
		||||
/* Serial Peripheral Interface Slave with DMA*/
 | 
			
		||||
#define SPIS_PRESENT
 | 
			
		||||
#define SPIS_COUNT 3
 | 
			
		||||
 | 
			
		||||
#define SPIS0_EASYDMA_MAXCNT_SIZE 8
 | 
			
		||||
#define SPIS1_EASYDMA_MAXCNT_SIZE 8
 | 
			
		||||
#define SPIS2_EASYDMA_MAXCNT_SIZE 8
 | 
			
		||||
 | 
			
		||||
/* Two Wire Interface Master */
 | 
			
		||||
#define TWI_PRESENT
 | 
			
		||||
#define TWI_COUNT 2
 | 
			
		||||
 | 
			
		||||
/* Two Wire Interface Master with DMA */
 | 
			
		||||
#define TWIM_PRESENT
 | 
			
		||||
#define TWIM_COUNT 2
 | 
			
		||||
 | 
			
		||||
#define TWIM0_EASYDMA_MAXCNT_SIZE 8
 | 
			
		||||
#define TWIM1_EASYDMA_MAXCNT_SIZE 8
 | 
			
		||||
 | 
			
		||||
/* Two Wire Interface Slave with DMA */
 | 
			
		||||
#define TWIS_PRESENT
 | 
			
		||||
#define TWIS_COUNT 2
 | 
			
		||||
 | 
			
		||||
#define TWIS0_EASYDMA_MAXCNT_SIZE 8
 | 
			
		||||
#define TWIS1_EASYDMA_MAXCNT_SIZE 8
 | 
			
		||||
 | 
			
		||||
/* Universal Asynchronous Receiver-Transmitter */
 | 
			
		||||
#define UART_PRESENT
 | 
			
		||||
#define UART_COUNT 1
 | 
			
		||||
 | 
			
		||||
/* Universal Asynchronous Receiver-Transmitter with DMA */
 | 
			
		||||
#define UARTE_PRESENT
 | 
			
		||||
#define UARTE_COUNT 1
 | 
			
		||||
 | 
			
		||||
#define UARTE0_EASYDMA_MAXCNT_SIZE 8
 | 
			
		||||
 | 
			
		||||
/* Quadrature Decoder */
 | 
			
		||||
#define QDEC_PRESENT
 | 
			
		||||
#define QDEC_COUNT 1
 | 
			
		||||
 | 
			
		||||
/* Successive Approximation Analog to Digital Converter */
 | 
			
		||||
#define SAADC_PRESENT
 | 
			
		||||
#define SAADC_COUNT 1
 | 
			
		||||
 | 
			
		||||
#define SAADC_EASYDMA_MAXCNT_SIZE 15
 | 
			
		||||
 | 
			
		||||
/* GPIO Tasks and Events */
 | 
			
		||||
#define GPIOTE_PRESENT
 | 
			
		||||
#define GPIOTE_COUNT 1
 | 
			
		||||
 | 
			
		||||
#define GPIOTE_CH_NUM 8
 | 
			
		||||
 | 
			
		||||
#define GPIOTE_FEATURE_SET_PRESENT
 | 
			
		||||
#define GPIOTE_FEATURE_CLR_PRESENT
 | 
			
		||||
 | 
			
		||||
/* Low Power Comparator */
 | 
			
		||||
#define LPCOMP_PRESENT
 | 
			
		||||
#define LPCOMP_COUNT 1
 | 
			
		||||
 | 
			
		||||
#define LPCOMP_REFSEL_RESOLUTION 16
 | 
			
		||||
 | 
			
		||||
#define LPCOMP_FEATURE_HYST_PRESENT
 | 
			
		||||
 | 
			
		||||
/* Comparator */
 | 
			
		||||
#define COMP_PRESENT
 | 
			
		||||
#define COMP_COUNT 1
 | 
			
		||||
 | 
			
		||||
/* Pulse Width Modulator */
 | 
			
		||||
#define PWM_PRESENT
 | 
			
		||||
#define PWM_COUNT 3
 | 
			
		||||
 | 
			
		||||
#define PWM0_CH_NUM 4
 | 
			
		||||
#define PWM1_CH_NUM 4
 | 
			
		||||
#define PWM2_CH_NUM 4
 | 
			
		||||
 | 
			
		||||
#define PWM0_EASYDMA_MAXCNT_SIZE 15
 | 
			
		||||
#define PWM1_EASYDMA_MAXCNT_SIZE 15
 | 
			
		||||
#define PWM2_EASYDMA_MAXCNT_SIZE 15
 | 
			
		||||
 | 
			
		||||
/* Pulse Density Modulator */
 | 
			
		||||
#define PDM_PRESENT
 | 
			
		||||
#define PDM_COUNT 1
 | 
			
		||||
 | 
			
		||||
#define PDM_EASYDMA_MAXCNT_SIZE 15
 | 
			
		||||
 | 
			
		||||
/* Inter-IC Sound Interface */
 | 
			
		||||
#define I2S_PRESENT
 | 
			
		||||
#define I2S_COUNT 1
 | 
			
		||||
 | 
			
		||||
#define I2S_EASYDMA_MAXCNT_SIZE 14
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
#endif      // _NRF52832_PERIPHERALS_H
 | 
			
		||||
							
								
								
									
										2442
									
								
								nRF5_SDK_11.0.0_89a8197/components/device/nrf52840.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										2442
									
								
								nRF5_SDK_11.0.0_89a8197/components/device/nrf52840.h
									
									
									
									
									
										Normal file
									
								
							
										
											
												File diff suppressed because it is too large
												Load Diff
											
										
									
								
							
							
								
								
									
										14790
									
								
								nRF5_SDK_11.0.0_89a8197/components/device/nrf52840_bitfields.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										14790
									
								
								nRF5_SDK_11.0.0_89a8197/components/device/nrf52840_bitfields.h
									
									
									
									
									
										Normal file
									
								
							
										
											
												File diff suppressed because it is too large
												Load Diff
											
										
									
								
							
							
								
								
									
										298
									
								
								nRF5_SDK_11.0.0_89a8197/components/device/nrf52840_peripherals.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										298
									
								
								nRF5_SDK_11.0.0_89a8197/components/device/nrf52840_peripherals.h
									
									
									
									
									
										Normal file
									
								
							@@ -0,0 +1,298 @@
 | 
			
		||||
/*
 | 
			
		||||
 | 
			
		||||
Copyright (c) 2010 - 2017, Nordic Semiconductor ASA
 | 
			
		||||
 | 
			
		||||
All rights reserved.
 | 
			
		||||
 | 
			
		||||
Redistribution and use in source and binary forms, with or without modification,
 | 
			
		||||
are permitted provided that the following conditions are met:
 | 
			
		||||
 | 
			
		||||
1. Redistributions of source code must retain the above copyright notice, this
 | 
			
		||||
   list of conditions and the following disclaimer.
 | 
			
		||||
 | 
			
		||||
2. Redistributions in binary form, except as embedded into a Nordic
 | 
			
		||||
   Semiconductor ASA integrated circuit in a product or a software update for
 | 
			
		||||
   such product, must reproduce the above copyright notice, this list of
 | 
			
		||||
   conditions and the following disclaimer in the documentation and/or other
 | 
			
		||||
   materials provided with the distribution.
 | 
			
		||||
 | 
			
		||||
3. Neither the name of Nordic Semiconductor ASA nor the names of its
 | 
			
		||||
   contributors may be used to endorse or promote products derived from this
 | 
			
		||||
   software without specific prior written permission.
 | 
			
		||||
 | 
			
		||||
4. This software, with or without modification, must only be used with a
 | 
			
		||||
   Nordic Semiconductor ASA integrated circuit.
 | 
			
		||||
 | 
			
		||||
5. Any software provided in binary form under this license must not be reverse
 | 
			
		||||
   engineered, decompiled, modified and/or disassembled.
 | 
			
		||||
 | 
			
		||||
THIS SOFTWARE IS PROVIDED BY NORDIC SEMICONDUCTOR ASA "AS IS" AND ANY EXPRESS
 | 
			
		||||
OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
 | 
			
		||||
OF MERCHANTABILITY, NONINFRINGEMENT, AND FITNESS FOR A PARTICULAR PURPOSE ARE
 | 
			
		||||
DISCLAIMED. IN NO EVENT SHALL NORDIC SEMICONDUCTOR ASA OR CONTRIBUTORS BE
 | 
			
		||||
LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 | 
			
		||||
CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
 | 
			
		||||
GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
 | 
			
		||||
HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
 | 
			
		||||
LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
 | 
			
		||||
OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 | 
			
		||||
 | 
			
		||||
*/
 | 
			
		||||
 | 
			
		||||
#ifndef _NRF52840_PERIPHERALS_H
 | 
			
		||||
#define _NRF52840_PERIPHERALS_H
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/* Power Peripheral */
 | 
			
		||||
#define POWER_PRESENT
 | 
			
		||||
#define POWER_COUNT 1
 | 
			
		||||
 | 
			
		||||
#define POWER_FEATURE_RAM_REGISTERS_PRESENT
 | 
			
		||||
#define POWER_FEATURE_RAM_REGISTERS_COUNT       9
 | 
			
		||||
 | 
			
		||||
#define POWER_FEATURE_VDDH_PRESENT
 | 
			
		||||
 | 
			
		||||
/* Floating Point Unit */
 | 
			
		||||
#define FPU_PRESENT
 | 
			
		||||
#define FPU_COUNT 1
 | 
			
		||||
 | 
			
		||||
/* Systick timer */
 | 
			
		||||
#define SYSTICK_PRESENT
 | 
			
		||||
#define SYSTICK_COUNT 1
 | 
			
		||||
 | 
			
		||||
/* Software Interrupts */
 | 
			
		||||
#define SWI_PRESENT
 | 
			
		||||
#define SWI_COUNT 6
 | 
			
		||||
 | 
			
		||||
/* Memory Watch Unit */
 | 
			
		||||
#define MWU_PRESENT
 | 
			
		||||
#define MWU_COUNT 1
 | 
			
		||||
 | 
			
		||||
/* GPIO */
 | 
			
		||||
#define GPIO_PRESENT
 | 
			
		||||
#define GPIO_COUNT 2
 | 
			
		||||
 | 
			
		||||
#define P0_PIN_NUM 32
 | 
			
		||||
#define P1_PIN_NUM 16
 | 
			
		||||
 | 
			
		||||
/* ACL */
 | 
			
		||||
#define ACL_PRESENT
 | 
			
		||||
 | 
			
		||||
#define ACL_REGIONS_COUNT 8
 | 
			
		||||
 | 
			
		||||
/* Radio */
 | 
			
		||||
#define RADIO_PRESENT
 | 
			
		||||
#define RADIO_COUNT 1
 | 
			
		||||
 | 
			
		||||
#define RADIO_EASYDMA_MAXCNT_SIZE 8
 | 
			
		||||
 | 
			
		||||
/* Accelerated Address Resolver */
 | 
			
		||||
#define AAR_PRESENT
 | 
			
		||||
#define AAR_COUNT 1
 | 
			
		||||
 | 
			
		||||
#define AAR_MAX_IRK_NUM 16
 | 
			
		||||
 | 
			
		||||
/* AES Electronic CodeBook mode encryption */
 | 
			
		||||
#define ECB_PRESENT
 | 
			
		||||
#define ECB_COUNT 1
 | 
			
		||||
 | 
			
		||||
/* AES CCM mode encryption */
 | 
			
		||||
#define CCM_PRESENT
 | 
			
		||||
#define CCM_COUNT 1
 | 
			
		||||
 | 
			
		||||
/* NFC Tag */
 | 
			
		||||
#define NFCT_PRESENT
 | 
			
		||||
#define NFCT_COUNT 1
 | 
			
		||||
 | 
			
		||||
#define NFCT_EASYDMA_MAXCNT_SIZE 9
 | 
			
		||||
 | 
			
		||||
/* Peripheral to Peripheral Interconnect */
 | 
			
		||||
#define PPI_PRESENT
 | 
			
		||||
#define PPI_COUNT 1
 | 
			
		||||
 | 
			
		||||
#define PPI_CH_NUM 20
 | 
			
		||||
#define PPI_FIXED_CH_NUM 12
 | 
			
		||||
#define PPI_GROUP_NUM 6
 | 
			
		||||
#define PPI_FEATURE_FORKS_PRESENT
 | 
			
		||||
 | 
			
		||||
/* Event Generator Unit */
 | 
			
		||||
#define EGU_PRESENT
 | 
			
		||||
#define EGU_COUNT 6
 | 
			
		||||
 | 
			
		||||
#define EGU0_CH_NUM 16
 | 
			
		||||
#define EGU1_CH_NUM 16
 | 
			
		||||
#define EGU2_CH_NUM 16
 | 
			
		||||
#define EGU3_CH_NUM 16
 | 
			
		||||
#define EGU4_CH_NUM 16
 | 
			
		||||
#define EGU5_CH_NUM 16
 | 
			
		||||
 | 
			
		||||
/* Timer/Counter */
 | 
			
		||||
#define TIMER_PRESENT
 | 
			
		||||
#define TIMER_COUNT 5
 | 
			
		||||
 | 
			
		||||
#define TIMER0_MAX_SIZE 32
 | 
			
		||||
#define TIMER1_MAX_SIZE 32
 | 
			
		||||
#define TIMER2_MAX_SIZE 32
 | 
			
		||||
#define TIMER3_MAX_SIZE 32
 | 
			
		||||
#define TIMER4_MAX_SIZE 32
 | 
			
		||||
 | 
			
		||||
#define TIMER0_CC_NUM 4
 | 
			
		||||
#define TIMER1_CC_NUM 4
 | 
			
		||||
#define TIMER2_CC_NUM 4
 | 
			
		||||
#define TIMER3_CC_NUM 6
 | 
			
		||||
#define TIMER4_CC_NUM 6
 | 
			
		||||
 | 
			
		||||
/* Real Time Counter */
 | 
			
		||||
#define RTC_PRESENT
 | 
			
		||||
#define RTC_COUNT 3
 | 
			
		||||
 | 
			
		||||
#define RTC0_CC_NUM 3
 | 
			
		||||
#define RTC1_CC_NUM 4
 | 
			
		||||
#define RTC2_CC_NUM 4
 | 
			
		||||
 | 
			
		||||
/* RNG */
 | 
			
		||||
#define RNG_PRESENT
 | 
			
		||||
#define RNG_COUNT 1
 | 
			
		||||
 | 
			
		||||
/* Watchdog Timer */
 | 
			
		||||
#define WDT_PRESENT
 | 
			
		||||
#define WDT_COUNT 1
 | 
			
		||||
 | 
			
		||||
/* Temperature Sensor */
 | 
			
		||||
#define TEMP_PRESENT
 | 
			
		||||
#define TEMP_COUNT 1
 | 
			
		||||
 | 
			
		||||
/* Serial Peripheral Interface Master */
 | 
			
		||||
#define SPI_PRESENT
 | 
			
		||||
#define SPI_COUNT 3
 | 
			
		||||
 | 
			
		||||
/* Serial Peripheral Interface Master with DMA */
 | 
			
		||||
#define SPIM_PRESENT
 | 
			
		||||
#define SPIM_COUNT 4
 | 
			
		||||
 | 
			
		||||
#define SPIM0_MAX_DATARATE  8
 | 
			
		||||
#define SPIM1_MAX_DATARATE  8
 | 
			
		||||
#define SPIM2_MAX_DATARATE  8
 | 
			
		||||
#define SPIM3_MAX_DATARATE  32
 | 
			
		||||
 | 
			
		||||
#define SPIM0_FEATURE_HARDWARE_CSN_PRESENT  0
 | 
			
		||||
#define SPIM1_FEATURE_HARDWARE_CSN_PRESENT  0
 | 
			
		||||
#define SPIM2_FEATURE_HARDWARE_CSN_PRESENT  0
 | 
			
		||||
#define SPIM3_FEATURE_HARDWARE_CSN_PRESENT  1
 | 
			
		||||
 | 
			
		||||
#define SPIM0_EASYDMA_MAXCNT_SIZE 16
 | 
			
		||||
#define SPIM1_EASYDMA_MAXCNT_SIZE 16
 | 
			
		||||
#define SPIM2_EASYDMA_MAXCNT_SIZE 16
 | 
			
		||||
#define SPIM3_EASYDMA_MAXCNT_SIZE 16
 | 
			
		||||
 | 
			
		||||
/* Serial Peripheral Interface Slave with DMA*/
 | 
			
		||||
#define SPIS_PRESENT
 | 
			
		||||
#define SPIS_COUNT 3
 | 
			
		||||
 | 
			
		||||
#define SPIS0_EASYDMA_MAXCNT_SIZE 16
 | 
			
		||||
#define SPIS1_EASYDMA_MAXCNT_SIZE 16
 | 
			
		||||
#define SPIS2_EASYDMA_MAXCNT_SIZE 16
 | 
			
		||||
 | 
			
		||||
/* Two Wire Interface Master */
 | 
			
		||||
#define TWI_PRESENT
 | 
			
		||||
#define TWI_COUNT 2
 | 
			
		||||
 | 
			
		||||
/* Two Wire Interface Master with DMA */
 | 
			
		||||
#define TWIM_PRESENT
 | 
			
		||||
#define TWIM_COUNT 2
 | 
			
		||||
 | 
			
		||||
#define TWIM0_EASYDMA_MAXCNT_SIZE 16
 | 
			
		||||
#define TWIM1_EASYDMA_MAXCNT_SIZE 16
 | 
			
		||||
 | 
			
		||||
/* Two Wire Interface Slave with DMA */
 | 
			
		||||
#define TWIS_PRESENT
 | 
			
		||||
#define TWIS_COUNT 2
 | 
			
		||||
 | 
			
		||||
#define TWIS0_EASYDMA_MAXCNT_SIZE 16
 | 
			
		||||
#define TWIS1_EASYDMA_MAXCNT_SIZE 16
 | 
			
		||||
 | 
			
		||||
/* Universal Asynchronous Receiver-Transmitter */
 | 
			
		||||
#define UART_PRESENT
 | 
			
		||||
#define UART_COUNT 1
 | 
			
		||||
 | 
			
		||||
/* Universal Asynchronous Receiver-Transmitter with DMA */
 | 
			
		||||
#define UARTE_PRESENT
 | 
			
		||||
#define UARTE_COUNT 2
 | 
			
		||||
 | 
			
		||||
#define UARTE0_EASYDMA_MAXCNT_SIZE 16
 | 
			
		||||
#define UARTE1_EASYDMA_MAXCNT_SIZE 16
 | 
			
		||||
 | 
			
		||||
/* Quadrature Decoder */
 | 
			
		||||
#define QDEC_PRESENT
 | 
			
		||||
#define QDEC_COUNT 1
 | 
			
		||||
 | 
			
		||||
/* Successive Approximation Analog to Digital Converter */
 | 
			
		||||
#define SAADC_PRESENT
 | 
			
		||||
#define SAADC_COUNT 1
 | 
			
		||||
 | 
			
		||||
#define SAADC_EASYDMA_MAXCNT_SIZE 15
 | 
			
		||||
 | 
			
		||||
/* GPIO Tasks and Events */
 | 
			
		||||
#define GPIOTE_PRESENT
 | 
			
		||||
#define GPIOTE_COUNT 1
 | 
			
		||||
 | 
			
		||||
#define GPIOTE_CH_NUM 8
 | 
			
		||||
 | 
			
		||||
#define GPIOTE_FEATURE_SET_PRESENT
 | 
			
		||||
#define GPIOTE_FEATURE_CLR_PRESENT
 | 
			
		||||
 | 
			
		||||
/* Low Power Comparator */
 | 
			
		||||
#define LPCOMP_PRESENT
 | 
			
		||||
#define LPCOMP_COUNT 1
 | 
			
		||||
 | 
			
		||||
#define LPCOMP_REFSEL_RESOLUTION 16
 | 
			
		||||
 | 
			
		||||
#define LPCOMP_FEATURE_HYST_PRESENT
 | 
			
		||||
 | 
			
		||||
/* Comparator */
 | 
			
		||||
#define COMP_PRESENT
 | 
			
		||||
#define COMP_COUNT 1
 | 
			
		||||
 | 
			
		||||
/* Pulse Width Modulator */
 | 
			
		||||
#define PWM_PRESENT
 | 
			
		||||
#define PWM_COUNT 4
 | 
			
		||||
 | 
			
		||||
#define PWM0_CH_NUM 4
 | 
			
		||||
#define PWM1_CH_NUM 4
 | 
			
		||||
#define PWM2_CH_NUM 4
 | 
			
		||||
#define PWM3_CH_NUM 4
 | 
			
		||||
 | 
			
		||||
#define PWM0_EASYDMA_MAXCNT_SIZE 15
 | 
			
		||||
#define PWM1_EASYDMA_MAXCNT_SIZE 15
 | 
			
		||||
#define PWM2_EASYDMA_MAXCNT_SIZE 15
 | 
			
		||||
#define PWM3_EASYDMA_MAXCNT_SIZE 15
 | 
			
		||||
 | 
			
		||||
/* Pulse Density Modulator */
 | 
			
		||||
#define PDM_PRESENT
 | 
			
		||||
#define PDM_COUNT 1
 | 
			
		||||
 | 
			
		||||
#define PDM_EASYDMA_MAXCNT_SIZE 15
 | 
			
		||||
 | 
			
		||||
/* Inter-IC Sound Interface */
 | 
			
		||||
#define I2S_PRESENT
 | 
			
		||||
#define I2S_COUNT 1
 | 
			
		||||
 | 
			
		||||
#define I2S_EASYDMA_MAXCNT_SIZE 14
 | 
			
		||||
 | 
			
		||||
/* Universal Serial Bus Device */
 | 
			
		||||
#define USBD_PRESENT
 | 
			
		||||
#define USBD_COUNT 1
 | 
			
		||||
 | 
			
		||||
#define USBD_EASYDMA_MAXCNT_SIZE 7
 | 
			
		||||
 | 
			
		||||
/* ARM TrustZone Cryptocell 310 */
 | 
			
		||||
#define CRYPTOCELL_PRESENT
 | 
			
		||||
#define CRYPTOCELL_COUNT 1
 | 
			
		||||
 | 
			
		||||
/* Quad SPI */
 | 
			
		||||
#define QSPI_PRESENT
 | 
			
		||||
#define QSPI_COUNT 1
 | 
			
		||||
 | 
			
		||||
#define QSPI_EASYDMA_MAXCNT_SIZE 20
 | 
			
		||||
 | 
			
		||||
#endif      // _NRF52840_PERIPHERALS_H
 | 
			
		||||
							
								
								
									
										105
									
								
								nRF5_SDK_11.0.0_89a8197/components/device/nrf52_to_nrf52840.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										105
									
								
								nRF5_SDK_11.0.0_89a8197/components/device/nrf52_to_nrf52840.h
									
									
									
									
									
										Normal file
									
								
							@@ -0,0 +1,105 @@
 | 
			
		||||
/*
 | 
			
		||||
 | 
			
		||||
Copyright (c) 2010 - 2017, Nordic Semiconductor ASA
 | 
			
		||||
 | 
			
		||||
All rights reserved.
 | 
			
		||||
 | 
			
		||||
Redistribution and use in source and binary forms, with or without modification,
 | 
			
		||||
are permitted provided that the following conditions are met:
 | 
			
		||||
 | 
			
		||||
1. Redistributions of source code must retain the above copyright notice, this
 | 
			
		||||
   list of conditions and the following disclaimer.
 | 
			
		||||
 | 
			
		||||
2. Redistributions in binary form, except as embedded into a Nordic
 | 
			
		||||
   Semiconductor ASA integrated circuit in a product or a software update for
 | 
			
		||||
   such product, must reproduce the above copyright notice, this list of
 | 
			
		||||
   conditions and the following disclaimer in the documentation and/or other
 | 
			
		||||
   materials provided with the distribution.
 | 
			
		||||
 | 
			
		||||
3. Neither the name of Nordic Semiconductor ASA nor the names of its
 | 
			
		||||
   contributors may be used to endorse or promote products derived from this
 | 
			
		||||
   software without specific prior written permission.
 | 
			
		||||
 | 
			
		||||
4. This software, with or without modification, must only be used with a
 | 
			
		||||
   Nordic Semiconductor ASA integrated circuit.
 | 
			
		||||
 | 
			
		||||
5. Any software provided in binary form under this license must not be reverse
 | 
			
		||||
   engineered, decompiled, modified and/or disassembled.
 | 
			
		||||
 | 
			
		||||
THIS SOFTWARE IS PROVIDED BY NORDIC SEMICONDUCTOR ASA "AS IS" AND ANY EXPRESS
 | 
			
		||||
OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
 | 
			
		||||
OF MERCHANTABILITY, NONINFRINGEMENT, AND FITNESS FOR A PARTICULAR PURPOSE ARE
 | 
			
		||||
DISCLAIMED. IN NO EVENT SHALL NORDIC SEMICONDUCTOR ASA OR CONTRIBUTORS BE
 | 
			
		||||
LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 | 
			
		||||
CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
 | 
			
		||||
GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
 | 
			
		||||
HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
 | 
			
		||||
LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
 | 
			
		||||
OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 | 
			
		||||
 | 
			
		||||
*/
 | 
			
		||||
 | 
			
		||||
#ifndef NRF52_TO_NRF52840_H
 | 
			
		||||
#define NRF52_TO_NRF52840_H
 | 
			
		||||
 | 
			
		||||
/*lint ++flb "Enter library region */
 | 
			
		||||
 | 
			
		||||
/* This file is given to prevent your SW from not compiling with the name changes between nRF51 or nRF52832 and nRF52840 devices.
 | 
			
		||||
 * It redefines the old nRF51 or nRF52832 names into the new ones as long as the functionality is still supported. If the
 | 
			
		||||
 * functionality is gone, there old names are not defined, so compilation will fail. Note that also includes macros
 | 
			
		||||
 * from the nrf52_namechange.h file. */
 | 
			
		||||
 
 | 
			
		||||
/* Differences between latest nRF52 headers and nRF52840 headers. */
 | 
			
		||||
 | 
			
		||||
/* UART */
 | 
			
		||||
/* The registers PSELRTS, PSELTXD, PSELCTS, PSELRXD were restructured into a struct. */
 | 
			
		||||
#define PSELRTS       PSEL.RTS
 | 
			
		||||
#define PSELTXD       PSEL.TXD
 | 
			
		||||
#define PSELCTS       PSEL.CTS
 | 
			
		||||
#define PSELRXD       PSEL.RXD
 | 
			
		||||
 | 
			
		||||
/* TWI */
 | 
			
		||||
/* The registers PSELSCL, PSELSDA were restructured into a struct. */
 | 
			
		||||
#define PSELSCL       PSEL.SCL
 | 
			
		||||
#define PSELSDA       PSEL.SDA
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/* LPCOMP */
 | 
			
		||||
/* The hysteresis control enumerated values has changed name for nRF52840 devices. */
 | 
			
		||||
#define LPCOMP_HYST_HYST_NoHyst     LPCOMP_HYST_HYST_Disabled
 | 
			
		||||
#define LPCOMP_HYST_HYST_Hyst50mV   LPCOMP_HYST_HYST_Enabled
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/* From nrf52_name_change.h. Several macros changed in different versions of nRF52 headers. By defining the following, any code written for any version of nRF52 headers will still compile. */
 | 
			
		||||
 | 
			
		||||
/* I2S */
 | 
			
		||||
/* Several enumerations changed case. Adding old macros to keep compilation compatibility. */
 | 
			
		||||
#define I2S_ENABLE_ENABLE_DISABLE           I2S_ENABLE_ENABLE_Disabled
 | 
			
		||||
#define I2S_ENABLE_ENABLE_ENABLE            I2S_ENABLE_ENABLE_Enabled
 | 
			
		||||
#define I2S_CONFIG_MODE_MODE_MASTER         I2S_CONFIG_MODE_MODE_Master
 | 
			
		||||
#define I2S_CONFIG_MODE_MODE_SLAVE          I2S_CONFIG_MODE_MODE_Slave
 | 
			
		||||
#define I2S_CONFIG_RXEN_RXEN_DISABLE        I2S_CONFIG_RXEN_RXEN_Disabled
 | 
			
		||||
#define I2S_CONFIG_RXEN_RXEN_ENABLE         I2S_CONFIG_RXEN_RXEN_Enabled
 | 
			
		||||
#define I2S_CONFIG_TXEN_TXEN_DISABLE        I2S_CONFIG_TXEN_TXEN_Disabled
 | 
			
		||||
#define I2S_CONFIG_TXEN_TXEN_ENABLE         I2S_CONFIG_TXEN_TXEN_Enabled
 | 
			
		||||
#define I2S_CONFIG_MCKEN_MCKEN_DISABLE      I2S_CONFIG_MCKEN_MCKEN_Disabled
 | 
			
		||||
#define I2S_CONFIG_MCKEN_MCKEN_ENABLE       I2S_CONFIG_MCKEN_MCKEN_Enabled
 | 
			
		||||
#define I2S_CONFIG_SWIDTH_SWIDTH_8BIT       I2S_CONFIG_SWIDTH_SWIDTH_8Bit
 | 
			
		||||
#define I2S_CONFIG_SWIDTH_SWIDTH_16BIT      I2S_CONFIG_SWIDTH_SWIDTH_16Bit
 | 
			
		||||
#define I2S_CONFIG_SWIDTH_SWIDTH_24BIT      I2S_CONFIG_SWIDTH_SWIDTH_24Bit
 | 
			
		||||
#define I2S_CONFIG_ALIGN_ALIGN_LEFT         I2S_CONFIG_ALIGN_ALIGN_Left
 | 
			
		||||
#define I2S_CONFIG_ALIGN_ALIGN_RIGHT        I2S_CONFIG_ALIGN_ALIGN_Right
 | 
			
		||||
#define I2S_CONFIG_FORMAT_FORMAT_ALIGNED    I2S_CONFIG_FORMAT_FORMAT_Aligned
 | 
			
		||||
#define I2S_CONFIG_CHANNELS_CHANNELS_STEREO I2S_CONFIG_CHANNELS_CHANNELS_Stereo
 | 
			
		||||
#define I2S_CONFIG_CHANNELS_CHANNELS_LEFT   I2S_CONFIG_CHANNELS_CHANNELS_Left
 | 
			
		||||
#define I2S_CONFIG_CHANNELS_CHANNELS_RIGHT  I2S_CONFIG_CHANNELS_CHANNELS_Right
 | 
			
		||||
 | 
			
		||||
/* LPCOMP */
 | 
			
		||||
/* Corrected typo in RESULT register. */
 | 
			
		||||
#define LPCOMP_RESULT_RESULT_Bellow         LPCOMP_RESULT_RESULT_Below
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
/*lint --flb "Leave library region" */
 | 
			
		||||
 | 
			
		||||
#endif /* NRF51_TO_NRF52840_H */
 | 
			
		||||
 | 
			
		||||
		Reference in New Issue
	
	Block a user