#[doc = "Reader of register TRGMUX_ADC0"] pub type R = crate::R; #[doc = "Writer for register TRGMUX_ADC0"] pub type W = crate::W; #[doc = "Register TRGMUX_ADC0 `reset()`'s with value 0"] impl crate::ResetValue for super::TRGMUX_ADC0 { type Type = u32; #[inline(always)] fn reset_value() -> Self::Type { 0 } } #[doc = "Reader of field `SEL0`"] pub type SEL0_R = crate::R; #[doc = "Write proxy for field `SEL0`"] pub struct SEL0_W<'a> { w: &'a mut W, } impl<'a> SEL0_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !0x3f) | ((value as u32) & 0x3f); self.w } } #[doc = "Reader of field `SEL1`"] pub type SEL1_R = crate::R; #[doc = "Write proxy for field `SEL1`"] pub struct SEL1_W<'a> { w: &'a mut W, } impl<'a> SEL1_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !(0x3f << 8)) | (((value as u32) & 0x3f) << 8); self.w } } #[doc = "Reader of field `SEL2`"] pub type SEL2_R = crate::R; #[doc = "Write proxy for field `SEL2`"] pub struct SEL2_W<'a> { w: &'a mut W, } impl<'a> SEL2_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !(0x3f << 16)) | (((value as u32) & 0x3f) << 16); self.w } } #[doc = "Reader of field `SEL3`"] pub type SEL3_R = crate::R; #[doc = "Write proxy for field `SEL3`"] pub struct SEL3_W<'a> { w: &'a mut W, } impl<'a> SEL3_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !(0x3f << 24)) | (((value as u32) & 0x3f) << 24); self.w } } #[doc = "TRGMUX register lock.\n\nValue on reset: 0"] #[derive(Clone, Copy, Debug, PartialEq)] pub enum LK_A { #[doc = "0: Register can be written."] _0 = 0, #[doc = "1: Register cannot be written until the next system Reset."] _1 = 1, } impl From for bool { #[inline(always)] fn from(variant: LK_A) -> Self { variant as u8 != 0 } } #[doc = "Reader of field `LK`"] pub type LK_R = crate::R; impl LK_R { #[doc = r"Get enumerated values variant"] #[inline(always)] pub fn variant(&self) -> LK_A { match self.bits { false => LK_A::_0, true => LK_A::_1, } } #[doc = "Checks if the value of the field is `_0`"] #[inline(always)] pub fn is_0(&self) -> bool { *self == LK_A::_0 } #[doc = "Checks if the value of the field is `_1`"] #[inline(always)] pub fn is_1(&self) -> bool { *self == LK_A::_1 } } #[doc = "Write proxy for field `LK`"] pub struct LK_W<'a> { w: &'a mut W, } impl<'a> LK_W<'a> { #[doc = r"Writes `variant` to the field"] #[inline(always)] pub fn variant(self, variant: LK_A) -> &'a mut W { { self.bit(variant.into()) } } #[doc = "Register can be written."] #[inline(always)] pub fn _0(self) -> &'a mut W { self.variant(LK_A::_0) } #[doc = "Register cannot be written until the next system Reset."] #[inline(always)] pub fn _1(self) -> &'a mut W { self.variant(LK_A::_1) } #[doc = r"Sets the field bit"] #[inline(always)] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r"Clears the field bit"] #[inline(always)] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub fn bit(self, value: bool) -> &'a mut W { self.w.bits = (self.w.bits & !(0x01 << 31)) | (((value as u32) & 0x01) << 31); self.w } } impl R { #[doc = "Bits 0:5 - Trigger MUX Input 0 Source Select"] #[inline(always)] pub fn sel0(&self) -> SEL0_R { SEL0_R::new((self.bits & 0x3f) as u8) } #[doc = "Bits 8:13 - Trigger MUX Input 1 Source Select"] #[inline(always)] pub fn sel1(&self) -> SEL1_R { SEL1_R::new(((self.bits >> 8) & 0x3f) as u8) } #[doc = "Bits 16:21 - Trigger MUX Input 2 Source Select"] #[inline(always)] pub fn sel2(&self) -> SEL2_R { SEL2_R::new(((self.bits >> 16) & 0x3f) as u8) } #[doc = "Bits 24:29 - Trigger MUX Input 3 Source Select"] #[inline(always)] pub fn sel3(&self) -> SEL3_R { SEL3_R::new(((self.bits >> 24) & 0x3f) as u8) } #[doc = "Bit 31 - TRGMUX register lock."] #[inline(always)] pub fn lk(&self) -> LK_R { LK_R::new(((self.bits >> 31) & 0x01) != 0) } } impl W { #[doc = "Bits 0:5 - Trigger MUX Input 0 Source Select"] #[inline(always)] pub fn sel0(&mut self) -> SEL0_W { SEL0_W { w: self } } #[doc = "Bits 8:13 - Trigger MUX Input 1 Source Select"] #[inline(always)] pub fn sel1(&mut self) -> SEL1_W { SEL1_W { w: self } } #[doc = "Bits 16:21 - Trigger MUX Input 2 Source Select"] #[inline(always)] pub fn sel2(&mut self) -> SEL2_W { SEL2_W { w: self } } #[doc = "Bits 24:29 - Trigger MUX Input 3 Source Select"] #[inline(always)] pub fn sel3(&mut self) -> SEL3_W { SEL3_W { w: self } } #[doc = "Bit 31 - TRGMUX register lock."] #[inline(always)] pub fn lk(&mut self) -> LK_W { LK_W { w: self } } }